

# NAND Logic Implementation in Optical Domain using Four-Wave-Mixing

# G Srikanth<sup>1</sup>, Abhilash S. Mandloi<sup>2</sup>

PG Student, Electronics, Sardar Vallabhbhai National Institute of Technology, Surat, India<sup>1</sup>

Assistant Professor, Electronics, Sardar Vallabhbhai National Institute of Technology, Surat, India<sup>2</sup>

**Abstract:** We have implemented ultra-speed NAND gate in Optical domain based on four-wave mixing Bragg scattering in a fiber which is highly non-linear. The results are obtained through taking different data inputs and different experimental set-ups.

Keywords: Opti-System, optical logic; NAND gate; Four- wave mixing; SOA.

# I. INTRODUCTION

As communication data rates are continuing to increase day to day, latency, as well as energy, can be saved by avoiding electrical signal processing up to some extent and directly relying on digital signal processing in the optical domain. Particularly, relying on superfast optical logic gates in the digital signal processing (DSP) can very much improve the efficiency [1] of the system.

More particularly, all-optical logic gates can be used to select critical components such as flip-flops, adders, and devices for data encryption for large bandwidth networks. Among the available techniques to build optical domain logic gates, nonlinear processes are perfect due to their ultrafast operation. Universal logic gate (Nand Gate) can serve as a basic building block for all other logic gates. Our approach can be easily applied to high data rates and can be converted to on-chip waveguide platforms, possibly enabling high-speed cascaded logical operation integrated all-optical systems.

# **II. WORKING PRINCIPLE**

FWM-BS is a superfast nonlinearity of third-order optical process comprising of four waves, in which a single pump photon ( $\omega_{pump2}$ ) and a signal photon ( $\omega_{signal}$ ) are interacted to obtain a pump (at a different frequency,  $\omega_{pump1}$ ) and idler photon ( $\omega_{idler}$ ), as shown in Fig.1; energy conservation requires that

$$\omega_{\text{pump2}} + \omega_{\text{signal}} = \omega_{\text{pump1}} + \omega_{\text{idler}}$$

Due to the FWM-BS effect, low-noise frequency conversion [2, 3], translation of quantum states [4, 5], and optical isolation [6] have been demonstrated. Here, we utilize the FWM-BS process to demonstrate an all-optical domain NAND logic gate. The logical inputs are translated onto the two pump waves in the FWM-BS process, and the depletion of the continuous wave signal yields the NAND optical logic gate output.

Here in the below signal photon and a pump2 photon can be converted into a pump1 photon and an idler photon.



Fig 1 Energy conversion in FWM process

#### III. EXPERIMENTAL SETUP

The implementation of the NAND gate is depicted as shown in the Fig. 2, where the first part of the block diagram represents the process of FWM and if we have taken the output at the end of first BPF the output will be similar to the AND gate logic. Here two data signals are given as input to the first coupler and an output is obtained Which is of different wavelength and this output signal is passed through an EDFA amplifier .The output signal and pump signal will be given as input to the second coupler, the output is filtered through a BPF and again passed through an EDFA amplifier.



Fig. 2 NAND gate block diagram

The wavelengths assumed for the experimental set-up for D1=1548.7 nm, D2=1563.5 nm, pump signal=1540 nm and the output obtained signal consist of a different wavelength.



The output results are depicted in the results section in the Fig. 4 output (where the input signal D1='0'.D2='1') and Fig. 5 output (where the input signal D1='1', D2='0').

Demonstrating the execution of the NAND logic function, the setup of experiment is shown Fig.3 is used. The phase modulator is used in place of an amplitude modulator, the two pumps are to be amplified separately by one EDFA, a 99/1 splitter is aligned before HNLF to monitor the pump power, and the output of the HNLF is sent through an two different wavelengths are sent through a coupler OSA. The exact experimental setup is as follows: an 800mHNLF with zero group velocity dispersion (zGVD) mixing phenomenon and the output that is generated is of wavelength at 1552 nm is used as the nonlinear element a different wavelength. for the logic operation. The signal (1540.0 nm) and pump2 (1563.5 nm) are equally spaced in frequency from the zGVD wavelength of the fiber to achieve phase matching, and pump1 is set to 1548.7nm. The pumps and signal wave is generated with continuous-wave (CW) lasers. The two pumps are mixed by a 50/50 coupler. For the basic pump depletion measurement, the combined waves are to be phase modulated to suppress the stimulated Brillouin scattering (SBS) in the HNLF. The two pumps will be separated with a wavelength division multiplexer (WDM) and they are amplified by an EDFA for independent control of both polarization and delay and subsequently combined with the signal through a series of two WDMs for launching into the HLNF where the NAND logic gate operation occurs. The optical spectra are obtained through an OSA at the output of the HNLF .This set-up explained in Fig. 3 is used for the depletion ratio to the function of total input power are measured at first.

Fig. 3 shows the setup for FWM-BS NAND logic gate demonstration. An amplitude modulator (AM) is used to convert the logical inputs on each of the two pumps. A tuneable optical delay line (TODL) is deployed to match the bits of the two channel pumps, and the output of the HNLF is sent via a tunable filter and a photodiode to isolate the pumps and signal individually in the time domain, however, the details regarding the setup are described previously.



gate generation

To validate the NAND logic gate as a superfast all-optical logic function, time domain measurements are performed. In this case, an arbitrary pseudo-random binary sequence (PRBS) pattern is encoded onto each pump. The results of this demonstration are shown in Fig. 6. As is shown, the signal shows a low level (logic 0) when both pumps are at high levels (logic 1), while for all other cases the signal maintains a high output level (logic 1), thereby validating the NAND optical logic gate operation.

# **IV.OPTI-SYSTEM EXPERIMENTAL SETUP**

The fig.4 represents the detailed internal block shown in the fig.2 and it can be explained as below:

The two PRBS are used for the bit sequence generators are used in the set-up. Here the PRBS generator and the continuous lasers are deployed in the set-up for the modulation purpose of one wavelength and same another one is taken which produces different wavelength. These (50:50) where the output is generated using the four-wave-



Fig. 4 Simulation set-up for the Nand gate logic for the above fig.2

The generated output signal and the pump signal are again are passed through a coupler where FWM process takes place in the set-up. Here the FWM process occurs only when the channel spacing is less that is we have to consider the wavelengths such that the FWM occurs. Hence, the output obtained signal is band pass filtered and the time domain visualizer is taken to observe the output.

The fig.2 shows the detailed simulation set-up for the fig.3 and it will be described as below:

First of all two pump signals of different wavelengths are considered and they were modulated and passed through a polarisation controllers and they were amplitude modulated and sent through a WDM multiplexer and passed through an optical fiber and then to a WDM demultiplexer, where the obtained wavelengths are separated onto the different channels, they were sent on the optical fiber. The demux output and another pump signal are given WDM multiplexer and the output is filtered through the Gaussian filter, it is observed on the optical time visualizer.

The parameters considered for each and every simulation block are shown in the set-up fig.4 and fig.5 respectively. The wavelengths that are assumed for the data signals and the pump signals are mentioned above in the explanation.







Fig5. Simulation set-up for the NAND gate logic for fig.3

# **V. RESULTS**

In the fig.6 and fig.7 shown below is an output for the particular cases that are mentioned in the figure description. The fig.6 output is a case for the data signals D1='0', D2='1' and for the fig.7 the data signals D1='1', D2='0' are exclusively taken. When verified with NAND gate logic the outputs are satisfied.



Fig 6. Time domain visualizer output D1='0', D2='1' showing signal Output high



showing signal Output high

The output graphs are taken between time in seconds (Xaxis) and power in watts (Y-axis) are considered. And it is verified for the other possible data signal combinations also.

The results shown in the below are the results obtained using the fig.3 where there are two pump signals and it will output obtained when passed through all the blocks that are present in the schematic sketch.



Fig. 8 Input signal as taken in pump 1

The graphs are plotted between the time taken in seconds (X-axis) and the normalized optical power (Y-axis).



Fig. 9 Input signal taken as input at pump 2



Fig. 10 Truth table of NAND gate at the output node

In the fig.8, fig.9, fig.10 we can see that all the possibilities of the NAND gate logic are verified.



# VI. CONCLUSION

In this paper, we demonstrate the first high-speed alloptical NAND logic gate, utilizing the FWM process in HNLF. This approach is directly extendable to high data rates and we anticipate that this method can be readily transferred to on-chip waveguide platforms, showing the promise for high-speed cascaded logical operation in integrated all-optical systems.

Here the taken signals that are taken are of different wavelengths and the wavelengths that we obtain at the output node are of different wavelength, this is due to the process of four-wave-mixing. This NAND gate logic can be used for parity bit generators, data encryption and header recognition.

This approach can be directly extendable to higher data rates and on-chip waveguide platforms. It promises fruitful fast speed cascaded operation in the integrated optical systems.

# REFERENCES

- Yannick Keith Lize, Louis Christen, Moshe Nazarathy, Scott Nuccio, Alan E. Willner, Raman Kashyap et al. "Combination of Optical and Electronic Logic Gates for Error Correction in Multipath Differential Demodulation," Opt. Express 15, pp. 6831-6839, 2007.
- [2] J. Padhye, V. Firoiu, and D. Towsley, "A stochastic model of TCP Reno congestion avoidance and control," Univ. of Massachusetts, Amherst, MA, CMPSCI Tech. Rep. pp. 99-02, 1999.
- [3] Imad Agha ,Marcelo Davanço, Bryce Thurston, and Kartik Srinivasan, "Four-wave-mixing Bragg Scattering in SiNx Waveguides for Low noise, On-chip Wavelength Conversion," FiO/LS 2012.
- [4] C. J. McKinstrie, J. D. Harvey, S. Radic, and M. G. Raymer, "Translation of Quantum States by Four-wave Mixing in Fiber," Opt. Express 13, 9131-9142 (2005)
- [5] H. J. McGuinness, M.G. Raymer, C. J. McKinstrie, and S. Radic, "Quantum Frequency Translation of Single-Photon States in a Photonic Crystal Fiber," Phys. Rev. Lett. 105, 093604 2010.
- [6] Kasturi Saha, Yoshitomo Okawachi, Onur Kuzucu, Michael Menard, Michal Lipson, and Alexander L. Gaeta, "Chip-Scale Broadband Optical Isolation via Bragg Scattering Four-Wave Mixing," CLEO (2013).